| Similation Start   Similation Start   Similation Start   Similation Completed Successfully!   Similation Results   Similation Completed Successfully!   Simi   | 2023 Digital IC Design Homework 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| Simulation Result  Functional simulation  Completed  Simulation  Completed  Simulation  Functional simulation  Completed  Simulation  Functional simulation  Fu | NAME 莫寶琳                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |  |
| Functional simulation  Completed simulation  Gate-level simulation    Completed simulation   Completed simulation   Completed   Completed | Student ID F64081169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |  |
| Simulation  Simulation  Simulation  Simulation  Simulation  Simulation Start  Simulation Start  Simulation Start  Simulation Start  Simulation Completed successfully!  Whote: Stiniah : Ci/Users/user/Desktop/Ind//cestfixture.v(145)  Time: 4887840 ns Teration: 1 Instance: /teasfixture  Whote: Stiniah : Ci/Users/user/Desktop/Ind//cestfixture.v line 145  Evaluation Results  test1.png  25.29  test2.png  test3.png  29.13  test4.png  test5.png  Description of your design  我的 FSM 設計有四個 state ,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal ,讀到進入 READ state 。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Simulation Result                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |  |
| Simulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Commisted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 |  |
| Simulation Start   Simulation Start   Simulation Start   Simulation Start   Simulation completed successfully!   Simulation Results   Simulation Results   Simulation Results   Simulation Results   Simulation Results   Simulation completed successfully!   Simulation c   | Completed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | L |  |
| test1.png 25.29 test2.png test3.png 29.13 test4.png test5.png 21.98 test6.png  Description of your design 我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Simulation Start   Fine: 0ps   Levation: 0   Instance: /testfixture File: C:/Users/user/   Compile of testfixture.v was successful.     Simulation completed successfully!   Simulation completed successfully   Simulation completed successfully   Sompiles, 0 failed with no errors. |   |  |
| test3.png 29.13 test4.png test5.png 21.98 test6.png  Description of your design  我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Evaluation Results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |  |
| test5.png 21.98 test6.png  Description of your design  我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24.78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| Description of your design 我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |  |
| 我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINE.  IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 25.27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |
| IDLE state: 等待 in_en signal,讀到進入 READ state。                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Description of your design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |  |
| 我的 FSM 設計有四個 state,分別為 IDLE,READ,BILINEAR,FINISH。  IDLE state: 等待 in_en signal,讀到進入 READ state。 READ state: read input pattern 時存入各自的 r,g,b memory。 BILINEAR state: 讀完全部 pattern 後進入 bilinear state,處理以下四個 case。 (a) ex: center = 129,b(129) = [b(128)+b(130)] >> 1,r(129) = [r(1)+r(257)] >> 1 (b) ex: center = 130,g(130) = [g(129)+g(131)+g(2)+g(258)] >> 2,r(130) = [r(1)+r(3)+r(257)+r(259)] >> 2 (c) ex: center = 257,g(257) = [g(256)+g(258)+g(129)+g(385)] >> 2,b(257) = [b(128)+b(130)+b(384)+b(386)] >> 2 (d) ex: center = 258,b(258) = [b(130)+b(386)] >> 1,r(258) = [r(257)+r(259)] >> 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |  |

Scoring = average PSNR of the six test images

 $<sup>\</sup>boldsymbol{\ast}$  PSNR of all interpolation results should meet at least the baseline.